| <ul> <li>react in sophisticated ways to run-time internal and external events such as signal overflows, safety interlocks and timing triggers.</li> <li>An elementary pulser interval range is 40 ns to 85.9 s, with a resolution of 20 ns. If need be, however, the duration of any logical step in a sequence can be extended practically to infinity by means of the cycling feature.</li> <li>Example of a novel FFC acquisition sequence which can be easily implemented on new Stelar board</li> <li>Here, the usual pre-polarized FFC cycle is combined with a signal-detection period composed of three sub-intervals. (A) A CPMG sequence with short echo spacing (e.g., 50 µs) but a large number of echoes, followed by an FID starting from the top of the last echo. (B) Fast acquisition period tailored to catch an FID component with a rapid decay and (C) a slow acquisition period (DW2 &gt; DW1) to detect the slow-decaying FID section. The sequence is designed to separate various sample magnetization components according to their T2's at Bacq and T1's at Brlx (it could be also used to monitor magnetization transfer from a liquid phase to a solid matrix).</li> <li>In the current context, the salient features are: (a) limited use of pulser resources, since the code for the three inner cycles takes just a few pulser steps, (b) run-time re-</li> </ul> | CIC & FIR filte        | Acquisition Strobes:<br>settings: A<br>INNER CYCLE<br>F-CYCLE<br>RF-PULSES PHAS | E CACTE |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------|---------|
| xample of a novel FFC acquisition sequence<br>hich can be easily implemented on new Stelar board                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |                                                                                 |         |
| Here, the usual pre-polarized FFC cycle is combined with a signal-detection period composed of three sub-intervals. (A) A CPMG sequence with short echo spacing (e.g., 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CIC & FIR filte        | r settings : A                                                                  |         |
| μs) but a large number of echoes, followed by an FID starting from the top of the last<br>echo. ( <b>B</b> ) Fast acquisition period tailored to catch an FID component with a rapid decay<br>and ( <b>C</b> ) a slow acquisition period (DW2 > DW1) to detect the slow-decaying FID section.<br>The sequence is designed to separate various sample magnetization components<br>according to their T2's at Bacq and T1's at Brlx (it could be also used to monitor<br>magnetization transfer from a liquid phase to a solid matrix).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        | INNER CYCLES:                                                                   | CCPMG   |
| In the current context, the salient features are: (a) limited use of pulser resources, since the code for the three inner cycles takes just a few pulser steps, (b) run-time re-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        | RF-PULSES PHAS                                                                  | ECYCLE  |
| the pulser (possibly using a table of pre-defined values), or resorting to run-time re-<br>programming of the single pulser address whose contents vary, <b>(d)</b> possibility of having<br>the data read out by the CPU and saved elsewhere even while the acquisition is in<br>progress (the synchronization between the pulser and the CPU is achieved by means of<br>programmable pulser interrupts).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                        | B) FID_1                                                                        |         |
| The combination of features (c) and (d) guarantees that there is no hardware limit on the number of data points to be acquired and/or number of $\tau$ -blocks and pulse-phase settings even in the improbable case of reaching the top capacity of the pulser or of the acquisition RAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A) CPMG a<br>1000 echo | at B <sub>A</sub> cq<br>o tops                                                  |         |
| <ol> <li>Ferrante G., Sykora S., Technical Aspects of Fast Field Cycling, in Adv.Inorg.Chem.,<br/>Ed.Rudi van Eldik, Vol.57, p.405-470, (2004).</li> <li>D. Canina, A. Galkin, S. Sycora and G.M. Ferrante, Novel approach to Signal Acquisition and<br/>Accumulation in FFC-NMR experiments. poster at 4th Conf.FC Relaxometrv-Torino-2005.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        |                                                                                 |         |



upports unconditional and conditional jumps to any preprogrammed subroutine run-time programming. It also supports nested cycles to a depth of 7 levels, ensuring very compact and fast loading scripts of sequences. The running sequences can be dynamically updated and reprogrammed. The sequencer ca

lt s



The pulse generator has the pulse generator has the permit synchronization external devices. ization **96 output channels** 1 of all the FPGA chip available devices a e for hardware control whice as well as all other boards



- <sup>-</sup>hree independent, **pulser** channels. Quadrature Digital Down Converter (ppulser controlled digital CIC and FIR rder to control slower devices such as magnetic field waveform generators, it was found more expedient to use **dedicated small pulse sequencers** placed on the corresponding remote device board(s) and synchronized by means of the main pulser's externationardware-control channels. versatile pulser controlled data hoice of accumulation modes [ FPGA chip inc orate controlle a accui [2]. **ð** d hase detector), followe filter blocks. ligital nulator RF with an ample generation d with id by
- afety ulse inte rlocks an Q external eve nts င္ပ roll interfa
- Pulse sequences generator, imple sequence-timing sub-processe specifically designed to handle a as many others. all the hented as a hard-wired with **128 bits wide** "words he tasks discussed above a as We



## Π

Stelar s.r.l. via E.Fermi, 4 27035 Mede (PV)Italy I info@stelar.it

## Introduction

Compared with an HR-NMR spectrometer, a Fast-Field-Cycling NMR Relaxometer imposes a num acquisition sequences [1]. With the ongoing development of variable-field relaxometry field-swit longer sufficient to use just the classical polarisation, relaxation and acquisition field pulses with Many experiments would be carried out in a more precise and versatile way if we could use bot be able to profile every magnetic field pulse, giving it the best shape for each chosen experiment tendency to investigating all kinds of samples, including liquids, solids and all kinds of heteroge we must deal with very different types of FIDs, requiring sampling rates from 1kHz to 10 MHz.
Consider, for example, samples with several phases (e.g., a rigid matrix, a bulk water phase, and a very different in spectral width and in intensity. The solid phase usually needs very short dwell to phase the same parameters would lead to one excessive amount of correlated data and possibly One solution of this dilemma is to optimize the experiment separately for each sample components with different types of signals.
Since this is time consuming, we have implemented the possibility to split the multi-segmented FID each of them quite different signal-acquisition parameters (such as the dwell time and filter widt optimize the final S/N ratio of each sample component [2]. Sometimes it could be convenient to temporal windows withdrawing the necessity of predicting a priory the sample's phases decay control of the dwell time, filter settings and other receiver parameters in every window.
Regarding the RF part of FFC relaxometer, we expect that there will soon arise the need for a seco that all such channels will need to be synchronized with the rest of the system. We therefore prosent of the system will need to be synchronized with the rest of the system. We therefore prosentable) frequency, phase and amplitude of all the channels and thus offer the User additional pulses. both a 9 Ú ber of Q Sno f extra cycles ant slew rates during switching intervals. batic and non adiabatic field switching or other peculiarity of FFC-NMR is the growing and structured materials. This means that a requirements on the t s become more sophis lew rates during switch tim ng of Ited. It is 

one d an ell tim exceed the capacity data nt and perform as many e adsorb e and very ed water layer). Their vopen filters. Applie expe eir signals can be olied to the liquid cumulation buffers. eriments as there

lecay. FID into two or more temporal windows and apply width values). In such a way one can, in fact, nt to divide a FID in multiple logarithmically spread cay. This approach implies, however, a run-time Ľ

Re second and even third RF irradiation channel and re provide dynamically controlled (not just digitally pre-onal possibilities such as composite, profiled and chirp

## 0 e



## /stem implem entation

To

o meet all these requirements, we have ado innovative engineering solutions, centered based **system-on-chip (SOC)** concept. V speed critical discrete electronic devices board in order to optimize RF and switchir have adopted a number of s, centered around the modern FPGA concept. We also placed all the most c devices in proximity on the same nd switching parameters.

up to 210 MHz. A single chip system pro-timing advantages such as <u>direct</u> signal c and a complete control of all relevant ac with temporal resolution of 20 ns. Morec implemented within the chip can be easily updated in order to meet any future require heart of the system is the powerful FF up to 210 MHz. A **single chip** system p ul FPGA chip with a clock rate of tem provides us with considerable **signal digitization up to 90 MHz evant acquisition parameters s.** Moreover, all hardware devices **e easily reprogrammed** and e requirements.

ne FPGA chip is located on a PC controlled ADC, DAC's, RF a and digital circuits.

CI board t

together with **pulser** ors, RAM and relative analog



2 Galkin, D Canina , a S Sykora and G.M. П errante

